

#### **GENERAL DESCRIPTION**

PJ11036 is a simple and efficient integrated synchronous buck converter. It features a wide input voltage range of 4.5V to 18V. It supports a continuous output current of up to 3A, with an output voltage range from 0.6V to 7V.

PJ11036 works in pulse frequency modulation (PFM) mode to maintain high efficiency under light loads; PJ11036F operates in forced pulse-width modulation (FPWM) mode to achieve a fixed switching frequency and low output ripple under full load current.

PJ11036 integrated comprehensive protection features, including input under-voltage protection (UVLO), per-cycle valley current limit protection (OCL), output under-voltage protection (UVP), output overvoltage protection (OVP), and over-temperature protection (OTP), to ensure its safe and reliable operation under various working conditions.

PJ11036 assemble in a compact SOT23-6 package and operates within a temperature range of -40°C to 125°C.

#### **FEATURES**

- Wide Operating Input Range : 4.5V to 18V
- Output Voltage Range : 0.6V to 7V
- Continuous Output Current : 3A
- Constant Switching Frequency : 600kHz
- Integrated 90mΩ / 60mΩ Low R<sub>DS(ON)</sub> MOSFETs
- Low quiescent current (IQ) : 190uA (Typ.)
- Low shutdown current (ISD) : 2.5uA
- Fast load transient response with COT Control
- Optional Operation Modes Condition :
  - PJ11036 : Pulse Frequency Modulation (PFM)
  - PJ11036F : Forced Pulse Width Modulation (FPWM)
- High Reference Voltage Accuracy : 0.6V ±1.5%
- Complete Protections Integrated for Reliability:
  - Internal 0.8ms Soft-Start Avoiding Inrush Current
  - Cycle-by-Cycle Over Current Limit (OCL) :
    Peak Current Limit and Valley Current Limit
  - Unlatched VIN UVLO, UVP, OVP and OTP Protection
- Small Solution Size:
  - SOT23-6 Package

### **APPLICATIONS**

- Digital Set-Top Box and Surveillance
- LCD TV / Monitor
- EPOS
- Home Networking Device and Wireless Router
- Smart Speaker



# PJ11036/F

18V, 3A, 600KHz High Efficiency Synchronous, Buck Converter In a SOT23-6 Package

### **TYPICAL EFFICIENCY CURVE**



### **ORDERING INFORMATION**

#### **PIN CONFIGURATION**



| ORDER NUMBER  | MODE | Marking ID | Package | Description                        |
|---------------|------|------------|---------|------------------------------------|
| PJ11036S6_R1  | PFM  | A2 DNN     | SOT23-6 | Halogen Free in T&R, 3000 pcs/Reel |
| PJ11036FS6_R1 | FPWM | A7 DNN     | SOT23-6 | Halogen Free in T&R, 3000 pcs/Reel |

### **FUNCTIONAL PIN DESCRIPTION**

| TERM   | MINAL | <b>I/O</b> <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                              |
|--------|-------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NUMBER | NAME  | <b>1</b> /O()             | DESCRIPTION                                                                                                                                                                                                                                                                              |
| 1      | BST   | Ρ                         | <b>Boot-strap Supply Voltage for Internal High-side Driver.</b> Connect a high-quality 100-nF capacitor from this pin to the SW pin                                                                                                                                                      |
| 2      | GND   | G                         | Power Ground and Signal Ground.                                                                                                                                                                                                                                                          |
| 3      | FB    | I                         | <b>Feedback Input</b> . Sense output voltage through the resistor divider for setting and controlling the output voltage.                                                                                                                                                                |
| 4      | EN    | I                         | <b>Enable Control Pin</b> . Pull high or keep floating to enable the device. Add a pull-up $100k\Omega$ resistor if connect EN to VIN pin. Recommend to add a voltage divider to the EN pin to adjust the VIN start voltage and turn off voltage by custom for reliable turn-on and off. |
| 5      | VIN   | Р                         | <b>Input Power Supply.</b> Add a 100nF ceramic decoupling capacitor as close to VIN and GND pins as possible.                                                                                                                                                                            |
| 6      | SW    | Р                         | Switch Node. Connect to power inductor with short and wide trace.                                                                                                                                                                                                                        |

(1) I – Input; O – Output; P – Power; G – Ground



### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                                           | PARAMETER                            |      |     | Unit |
|-------------------------------------------|--------------------------------------|------|-----|------|
|                                           | VIN, SW                              | -0.3 | 19  | V    |
|                                           | SW, Transient <10 ns                 | -3   | 21  | V    |
|                                           | VIN – SW                             | -0.3 | 19  | V    |
| Voltage range at terminals <sup>(2)</sup> | VIN – SW, Transient < 10 ns          | -3   | 21  | V    |
|                                           | BST                                  | -0.3 | 25  | V    |
|                                           | BST – SW                             | -0.3 | 6   | V    |
|                                           | EN, FB                               | -0.3 | 6   | V    |
| T <sub>J</sub> <sup>(2)</sup>             | Operating junction temperature range | -40  | 150 | °C   |
| T <sub>STG</sub>                          | Storage temperature range            | -65  | 150 | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Operating at junction temperatures greater than 125°C, although possible, degrades the lifetime of the device.

## HANDLING RATINGS

| PARAMETER          | DEFINITION                                                              | MIN  | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------|------|-----|------|
| ESD <sup>(1)</sup> | Human Body Model (HBM) ESD stress voltage <sup>(2)</sup>                | -2   | 2   | kV   |
|                    | Charged Device Model (CDM) ESD stress voltage <sup>(3)</sup> , all pins | -500 | 500 | V    |

(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges into the device.

(2) Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(3) Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **RECOMMENDED OPERATING CONDITIONS**

|                 | MIN                            | ТҮР | МАХ | UNIT |     |
|-----------------|--------------------------------|-----|-----|------|-----|
| V <sub>IN</sub> | Input voltage range            | 4.5 |     | 18   | V   |
| Vout            | Output voltage range           | 0.6 |     | 7    | V   |
| Fsw             | Buck switching frequency range |     | 600 |      | kHz |
| IOUT            | Output DC current range        | 0   |     | 3    | А   |
| TJ              | Operating junction temperature | -40 |     | 125  | °C  |



### THERMAL INFORMATION

|                         | THERMAL RESISTANCE                                    | SOT23-6 | UNIT |
|-------------------------|-------------------------------------------------------|---------|------|
| $\Theta_{JA^{(2)}}$     | Junction to ambient thermal resistance (JESD 51-7)    | 130.6   | °C/W |
| Θ <sub>JB</sub>         | Junction to PCB thermal resistance                    | 84.6    | °C/W |
| Θ <sub>JC</sub>         | Junction to case thermal resistance                   | 28.4    | °C/W |
| Θja(evm) <sup>(1)</sup> | Junction to ambient thermal resistance (Specific EVM) | 69      | °C/W |

(1) R<sub>BJA(EVM)</sub> is based on the thermal resistance information measured during the actual operation of the corresponding evaluation Module. EVM information: 60mm x 45mm, FR-4, TG150, 1.6mm thickness, 2-layer 2-Oz Cu copper. Operating Condition: V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 5V, I<sub>OUT</sub> = 3A, T<sub>A</sub> = 25°C. This thermal resistance information is for reference only. The actual thermal resistance depends on PCB board layout, and test environment conditions.

(2) Measured on JESD51-7, 4-layer PCB.

## ELECTRICAL CHARACTERISTICS

 $T_J$  = -40°C to 125°C,  $V_{IN}$  = 12V. Typical value is tested at  $T_J$  = +25°C, unless otherwise noted.

|                               | PARAMETER                                    | TEST CONDITIONS                                                                      | MIN   | TYP  | MAX   | UNIT |
|-------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------|-------|------|-------|------|
| SUPPLY V                      | OLTAGE                                       | •                                                                                    |       |      |       |      |
| V <sub>IN</sub>               | Input voltage range                          |                                                                                      | 4.5   |      | 18    | V    |
| M                             |                                              | V <sub>IN</sub> rising                                                               | 4.0   | 4.2  | 4.4   | V    |
| $V_{\text{IN}_{\text{UVLO}}}$ | Under voltage lockout threshold              | V <sub>IN</sub> falling                                                              | 3.6   | 3.8  | 4.0   | V    |
| 1                             | Quiescent current into the VIN pin, PJ11036  | Non-switching, $V_{EN} = 5 V$ ,<br>VFB = $V_{REF} \times 105\%$ , $I_{OUT} = 0 A$    |       | 190  |       | μΑ   |
| $I_{Q(VIN)}$                  | Quiescent current into the VIN pin, PJ11036F | Non-switching, $V_{EN} = 5 V$ ,<br>$V_{FB} = V_{REF} \times 105\%$ , $I_{OUT} = 0 A$ |       | 193  |       | μΑ   |
| $I_{SD(VIN)}$                 | Shutdown current into the VIN pin            | IC disabled, $V_{IN}$ = 12V, $V_{EN}$ = 0V                                           |       | 2.5  | 4.5   | μA   |
| EN                            | -                                            |                                                                                      |       |      |       |      |
| $V_{\text{EN®}}$              | EN voltage Rising Threshold                  | EN Rising, Enable Switching                                                          | 1.09  | 1.21 | 1.27  | V    |
| $V_{\text{EN}(\text{F})}$     | EN voltage Falling Threshold                 | EN Falling, Disable Switching                                                        | 1.03  | 1.13 | 1.21  | V    |
| I <sub>EN(P)</sub>            | EN pin Sourcing current                      | V <sub>EN</sub> = 1.0V                                                               | 0.94  | 1.15 | 1.6   | uA   |
| I <sub>EN(H)</sub>            | EN pin Hysteresis current                    |                                                                                      | 2.29  | 2.84 | 3.82  | uA   |
| FB                            |                                              |                                                                                      |       |      |       |      |
|                               |                                              | T <sub>J</sub> = 25 °C                                                               | 0.591 | 0.6  | 0.609 | V    |
| V <sub>FB</sub>               | FB Voltage                                   | $T_J$ = -40 °C to 125 °C, $V_{IN}$ = 12V                                             | 0.588 | 0.6  | 0.612 | V    |
| $\mathbf{I}_{FB(LKG)}$        | FB Input Leakage Current                     | T <sub>J</sub> = 25 °C                                                               | -100  | 0    | 100   | nA   |



|                                    | PARAMETER                                    | TEST CONDITIONS                                           | MIN  | TYP  | MAX  | UNIT |  |  |  |  |
|------------------------------------|----------------------------------------------|-----------------------------------------------------------|------|------|------|------|--|--|--|--|
| STARUP                             |                                              |                                                           |      |      |      |      |  |  |  |  |
| T <sub>SS</sub>                    | Internal Fixed Soft-start Time               | 10% $V_{\text{OUT}}$ to 90% $V_{\text{OUT}}$              |      | 0.8  |      | mS   |  |  |  |  |
| $T_{DLY}$                          | EN Delay Time                                | EN High to 1 <sup>st</sup> Switching Pulse                |      | 400  |      | uS   |  |  |  |  |
| SWITCHING                          | SWITCHING FREQUENCY                          |                                                           |      |      |      |      |  |  |  |  |
| Fsw                                | Switching Frequency, CCM Mode                | $V_{IN} = 12V, V_{OUT} = 1.05V, CCM$                      |      | 600  |      | kHz  |  |  |  |  |
| POWER ST                           | AGE                                          | •                                                         |      |      |      |      |  |  |  |  |
| R <sub>DSON(HS)</sub>              | High-Side MOSFET<br>On-Resistance            | $T_J = 25 \ ^\circ C, \ V_{IN} = 12V, \ V_{BOOT-SW} = 5V$ |      | 90   |      | mΩ   |  |  |  |  |
| R <sub>DSON(LS)</sub>              | Low-Side MOSFET<br>On-Resistance             | $T_{J} = 25 \text{ °C}, V_{IN} = 12V,$ $V_{BOOT-SW} = 5V$ |      | 60   |      | mΩ   |  |  |  |  |
| T <sub>ON_MIN</sub> <sup>(1)</sup> | Minimum On Pulse Width                       |                                                           |      | 50   |      | nS   |  |  |  |  |
| $T_{OFF\_MIN}$                     | Minimum Off Pulse Width                      |                                                           |      | 200  |      | nS   |  |  |  |  |
| T <sub>DEAD</sub>                  | Dead Time                                    |                                                           |      | 10   |      | nS   |  |  |  |  |
| I <sub>ZC</sub>                    | Zero-cross detection current                 |                                                           |      | 80   |      | mA   |  |  |  |  |
| OVER CUR                           | RENT PROTECTION                              |                                                           |      |      |      |      |  |  |  |  |
| I <sub>LS(OC)</sub>                | Low-side Valley Current Limit,<br>PJ11036    | V <sub>IN</sub> = 12V                                     | 3.1  | 3.3  | 3.5  | A    |  |  |  |  |
| I <sub>LS(NOC)</sub>               | Low-side Negative Current Limit,<br>PJ11036F | V <sub>IN</sub> = 12V                                     | 1.15 | 1.42 | 1.67 | A    |  |  |  |  |
| OUTPUT O                           | VP AND UVP                                   |                                                           |      |      |      |      |  |  |  |  |
| $V_{\text{OVP}\_\text{HYS}}$       | OVP Hysteresis                               |                                                           |      | 8    |      | %    |  |  |  |  |
| $V_{\text{OVP}\_R}$                | OVP Rising                                   |                                                           |      | 117  |      | %    |  |  |  |  |
| $V_{\text{UVP}\_\text{F}}$         | UVP Failing                                  |                                                           |      | 67   |      | %    |  |  |  |  |
| $V_{\text{UVP}\_\text{HYS}}$       | UVP Hysteresis                               |                                                           |      | 8    |      | %    |  |  |  |  |
| T <sub>HCP(WAIT)</sub>             | Wait Time before Entering UV<br>Hiccup       |                                                           |      | 110  |      | uS   |  |  |  |  |
| $T_{\text{HCP}(\text{OFF})}$       | UVP Hiccup Time before<br>Re-startup         |                                                           |      | 12   |      | mS   |  |  |  |  |
| OVER TEM                           | PERATURE PROTECTION                          |                                                           |      |      |      |      |  |  |  |  |
| т                                  | Thermal shutdown temperature                 |                                                           |      | 160  |      | °C   |  |  |  |  |
| T <sub>SD</sub>                    | Thermal shutdown hysteresis                  |                                                           |      | 35   |      | °C   |  |  |  |  |

(1) Guaranteed by design



### **Typical Operating Characteristics**

Test Conditions:  $V_{IN} = 12V$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)



#### Figure-1. Quiescent Current (PJ11036) VS. Temp.







Figure-5. High-Side R<sub>DS(ON)</sub> VS. Temp.



Figure-2. Quiescent Current (PJ11036F) VS. Temp.



Figure-4. Reference Voltage VS. Temp.



Figure-6. Low-Side R<sub>DS(ON)</sub> VS. Temp.







Figure-11. Switching Frequency (PJ11036) VS. IOUT



### FUNCTION BLOCK DIAGRAM



### **FEATURE DESCRIPTION**

#### Overview

PJ11036 is a 3A synchronous buck converter designed for a wide variety of middle voltage applications, especially suited for 12V power rails. The converter adopts constant-on-time (COT) control to provide ultrafast transient response without external loop compensation, helping to save output capacitors and reduce solution size. To achieve pseudo-fixed operation frequency over different conditions, the on-timer is designed inversely proportional to input voltage and directly proportional to output voltage. Also, an error amplifier is integrated to improve the output voltage accuracy and load regulation performance. At light-load conditions, the PJ11036 operates in power-saving mode (PFM) reducing switching frequency to maintain high light-load efficiency, and PJ11036F operates in forced PWM mode (FPWM) keeping frequency constant to maintain tight output voltage ripples.



#### **Device Operation Modes**

#### **Constant On-Time Control**

The main control loop of the PJ11036 is constant on-time control (COT) with an error amplifier. The COT control is an output voltage valley-ripple-based control and is based on a comparator and an adaptive one-shot on timer to regulate output voltage.

At the beginning of each cycle, the high-side MOSFET (HSF) is turned on when the FB voltage drops below reference voltage. The HSF is turned on for a fixed interval which is determined by the adaptive one-shot on-timer. The on-timer is determined by both the output voltage and input voltage to make the switching frequency nearly constant over input voltage range. Following the on-time, the HSF remains off for a minimum time of 180ns. If FB voltage is below the reference at that time the HSF turns on again for another on-time period. By repeating operation this way, the converter regulates the output voltage with nearly constant frequency.

To achieve stable operation with low-ESR ceramic output capacitors, an internal ripple injection signal is added to the feedback reference voltage to simulate the output voltage ripple. Also, an internal ramp generation signal is integrated to reduce the switching jitters.

#### Pulse Frequency Modulation and Forced Pulse Width Modulation (FPWM)

PJ11036 automatically enters pulse frequency modulation (PFM) at light-load conditions to maintain high efficiency. As the load current decreases, the inductor current ripple valley eventually touches the zero current, which is the boundary between continuous conduction and discontinuous conduction modes. The low-side MOSFET (LSF) is turned off when the zero-inductor current is detected. In this case, the output capacitor is only discharged by load current so that the switching frequency decreases. As the result, the light-load efficiency can be enhanced due to lower switching loss.

### PJ11036/F 18V, 3A, 600KHz High Efficiency Synchronous, Buck Converter In a SOT23-6 Package

PJ11036F operates in forced pulse width modulation (FPWM) at light-load conditions to maintain tight output voltage ripples. The LSF is forced on when the HSF is in its off state and after the dead time of 10ns, until the next cycle HSF turns on. This mode allows inductor current flowing from output capacitor to the switching node through LSF's drain-to-source terminals, which is called negative current. In this case, the switching frequency nearly keeps constant over full range of load current achieving tight output voltage ripples.

#### Precise Enable Control and UVLO

PJ11036 provides an EN pin, as an external IC enable control, to enable or disable the device. When the EN pin voltage rises above the rising threshold voltage ( $V_{EN(R)}$ ) while the  $V_{IN}$  voltage is higher than  $V_{IN}$  under-voltage lock-out threshold ( $V_{UVLO(R)}$ ), the device turns on. If the EN pin voltage is pulled below the falling threshold voltage ( $V_{EN(F)}$ ), the regulator stops switching and enters the shutdown mode, that is, the regulator is disabled, and switching is inhibited even if the  $V_{IN}$  voltage is above  $V_{IN}$  under-voltage lock-out threshold ( $V_{UVLO(R)}$ ). During shutdown mode, the supply current can be reduced to  $I_{SHDN(VIN)}$  (typical 2.5µA).

The EN pin has an internal pull-up source current, which allows users to float the EN pin to enable the device. If an application requires control of the EN pin, external control logic interface like open drain or open-collector output logic can be connected to the EN pin. EN pin is clamped internally using a 5V series Zener diode (typical break-down voltage is 6.9V). Connecting the EN input through a pull-up resistor (>=100k $\Omega$ ) to VIN limits the EN input current to prevent damage to the Zener diode.

When connecting the EN pin externally to a voltage higher than 6V, such as VIN voltage, a pull-up resistor (no less than  $100k\Omega$  is recommended) should be added in series to limit the input current of the EN pin and prevent damage to the Zener diode, as shown in Figure-13.





Figure-13. Pull-up Resistor to V<sub>IN</sub>

The V<sub>IN</sub> under-voltage lock-out (UVLO) protects the IC from operating at an insufficient supply voltage. The UVLO comparator monitors the output voltage of the internal regulator (V<sub>CC</sub>). The UVLO rising threshold (V<sub>UVLO(R</sub>)) is about 4.2V, while its falling threshold (V<sub>UVLO(F</sub>)) is 3.8V. If V<sub>EN</sub> rises above V<sub>EN(R</sub>) first, switching will still be inhibited until the V<sub>IN</sub> rises above V<sub>UVLO(F</sub>). After the device is powered up, if the input voltage V<sub>IN</sub> goes below V<sub>UVLO(F</sub>), this switching will be inhibited. If V<sub>IN</sub> rises above V<sub>UVLO(R</sub>), the device will resume normal operation with a complete soft-start process again.



Figure-14. VIN UVLO BLOCK

The rise and fall thresholds of VIN UVLO for PJ11036 are fixed, and the typical hysteresis voltage is 400mV. If a higher threshold and hysteretic voltage need to be set in practical applications, PJ11036 supports custom setting of VIN UVLO threshold by connecting a voltage resistor divider between VIN pin and EN pin, to avoid repeated restart-up of the IC due to VIN spike noise and ringing at the timing of power on and power off, as shown in Figure-14.

## PJ11036/F 18V, 3A, 600KHz High Efficiency Synchronous, Buck Converter In a SOT23-6 Package

The EN pin has a small pull-up current ( $I_{EN(P)}$ ), which sets the default state of the EN pin to enable when no external components are connected. The pull-up current is also used to control the voltage hysteresis for the external V<sub>IN</sub> UVLO function because it increases by  $I_{EN(H)}$  when the EN pin voltage rises above the EN rising threshold V<sub>EN(R)</sub>. Use Equation-1 and Equation-2 to calculate the values of R<sub>EN(TOP)</sub> and R<sub>EN(BOT)</sub> for a specified V<sub>IN</sub> UVLO threshold, where V<sub>IN(START)</sub> and V<sub>IN(STOP)</sub> are the expected input voltage enabling/disabling the IC.



$$\mathsf{R}_{\text{en(bot)}} = \frac{\mathsf{R}_{\text{en(top)}}\mathsf{V}_{\text{en(f)}}}{\mathsf{V}_{\text{in(stop)}} - \mathsf{V}_{\text{en(f)}} + \mathsf{R}_{\text{en(top)}}(\mathsf{I}_{\text{en(p)}} + \mathsf{I}_{\text{en(H)}})}$$

**Equation-2** 

#### Soft Start and Pre-biased Soft Start

The PJ11036 provides an internal soft-start feature to ensure inrush control and smooth output voltage ramping during power-up, and the output voltage starts to rise after a 440 $\mu$ s delay from EN rising edge. When the IC starts, the soft-start circuitry generates a soft-start voltage (SS) ramping up from 0V. When it is below the internal reference voltage (V<sub>REF</sub>), SS overrides V<sub>REF</sub> so the error amplifier and comparator use SS as the reference voltage. The output voltage smoothly ramps up. Once SS rises above V<sub>REF</sub>, V<sub>REF</sub> regains control. At this time the soft start process ends, and the PJ11036 enters steady state operation. The soft start time (Tss) is internal fixed at around 0.8ms (10%V<sub>OUT</sub> to 90%V<sub>OUT</sub>).

If the output capacitor is pre-biased at startup, the PJ11036 initiates switching and start ramping up only after the internal reference voltage becomes greater than the feedback voltage  $V_{FB}$ . This scheme ensures that the converters ramp up smoothly into regulation point.





Figure-15. Start-up and Stop Voltage



Figure-16. Soft-Start Timing Diagram

#### Output UVP with Hiccup mode

PJ11036 integrates output under-voltage protection (UVP) against over-load or short-circuited condition by constantly monitoring the feedback voltage V<sub>FB</sub>. If V<sub>FB</sub> drops below the under-voltage protection trip threshold (V<sub>UVP</sub>) (typically 65% of the internal feedback reference voltage), the UV comparator will go high to turn off both the internal high-side and low-side MOSFET switches.

If the output under-voltage condition continues for a period time of  $T_{HCP(WAIT)}$ , the PJ11036 will enter output under-voltage protection (UVP) with hiccup mode. During hiccup mode, the IC will shut down for a period time of  $T_{HICCUP(OFF)}$ , and then attempt to recover automatically. Upon completion of the soft-start sequence, if the fault condition is removed, the converter will resume normal operation; otherwise, such cycle for auto-recovery will be repeated until the fault condition is cleared. The hiccup mode allows the circuit to operate safely with low input current and power dissipation, and then the converter resumes normal operation as soon as the over-load or short-circuit condition is removed.

# PJ11036/F

### 18V, 3A, 600KHz High Efficiency Synchronous, Buck Converter In a SOT23-6 Package







Figure-18. UVP Hiccup recovery

#### Peak and Valley Over-Current Limit

PJ11036 has a valley over-current limit control (OCL). The inductor current is monitored during the LS-FET on state. When the sensed inductor current reaches the valley current limit ( $I_{LS(OC)}$ ), the LS limit comparator turns over, and the PJ11036 enters OCL mode. The HS-FET waits until the valley current limit is removed before turning on again. If the output load current exceeds the available inductor current (clamped by OCL), the output capacitor needs to supply the extra current so that the output voltage will begin to drop. If it drops below the output under-voltage protection threshold (VUVP), the IC will stop switching into UV hiccup mode to avoid excessive heat.

#### Negative Over-Current Limit (PJ11036F only)

PJ11036F is the part which is FPWM part and allows negative current operation. In case of FPWM operation, high negative current may be generated as an external power source is tied to output terminal unexpectedly. As the risk described above, the internal circuit monitors negative current in each on-time interval of low-side MOSFET and compares



it with negative over-current limit threshold (I<sub>NOC</sub>). Once the negative current exceeds the NOC threshold, the low-side MOSFET is turned off immediately, and then the high-side MOSFET will be turned on to discharge the energy of output inductor. This behavior can keep the valley of negative current at NOC threshold to protect low-side MOSFET. Note that the NOC limit is not in effect during minimum off-time period.

#### **Output Over-Voltage Protection**

PJ11036 integrates output over-voltage protection (OVP) to minimize output voltage overshoot and protect down-stream devices when recovering from output fault conditions or strong unload transients. The OVP circuitry detects overvoltage condition by monitoring the feedback voltage (V<sub>FB</sub>). When V<sub>FB</sub>

### PJ11036/F 18V, 3A, 600KHz High Efficiency Synchronous, Buck Converter In a SOT23-6 Package

rises above the OVP threshold ( $V_{OVP}$ ), the OVP comparator output turns high and both HSF and LSF turns off to avoid  $V_{OUT}$  further rising higher. Once the  $V_{OUT}$  drops below  $V_{OVP}$  falling threshold, the IC starts switching again. This function is a non-latch operation.

#### **Over Temperature Protection**

PJ11036 includes an over-temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. The OTP will shut down switching operation when junction temperature exceeds a thermal shutdown threshold  $(T_{J(SD)})$ . Once the junction temperature cools down by a thermal shutdown hysteresis  $(T_{J(HYS)})$ , the IC will resume normal operation with a complete soft start.



### **APPLICATION INFORMATION**

#### Overview

The output stage of synchronous step-down converter is mainly composed of inductor and capacitors. By switching the internally integrated power MOSFET, the energy is stored and transferred to the load, and the second-order LC filter is formed to smooth the switching node voltage so that the stable output DC voltage is obtained. This section describes the detailed design process based on one design example.

#### **Output Voltage Setting**

As shown in Figure-19, PJ11036 can be set to different output voltages by using an external voltage resistor divider connected to the FB pin. The formula for the output voltage versus the external divider resistor is as follows:

$$V_{_{OUT}} = V_{_{REF}} \times \left(1 + \frac{R_{_{FB(T)}}}{R_{_{FB(B)}}}\right)$$
 Equation-3

Where  $V_{\text{REF}} = 0.6V$ 



#### Figure-19. Output voltage setting

It is recommended to design from the bottom side feedback resistor  $R_{FB(B)}$ . Too large  $R_{FB(B)}$  will make the FB pin more susceptible to external noises, while too small  $R_{FB(B)}$  will increase the power loss of the resistor divider.  $R_{FB(B)} = 10k\Omega \sim 50k\Omega$  is recommended. And the top side feedback resistor  $R_{FB(T)}$  can be calculated by the following formula:

$$\mathbf{R}_{_{\mathsf{FB}(\mathsf{T})}} = \mathbf{R}_{_{\mathsf{FB}(\mathsf{B})}} \times \left( \frac{\mathbf{V}_{_{\mathsf{OUT}}}}{\mathbf{V}_{_{\mathsf{REF}}}} - 1 \right)$$
 Equation-4

Where  $V_{REF} = 0.6V$ 

For example, in the application with 5V output voltage, First, chose  $R_{FB(B)}$  as  $10k\Omega$  and then  $R_{FB(T)}$  is calculated as  $73.3k\Omega$ , so the nearest nominal resistor of  $73.2k\Omega$  is chosen.

In the application scenarios where higher precision of output voltage is required, it is recommended to select a voltage resistor divider with a precision of 1% or even higher.

PJ11036 is designed to operate in the 4.5V to 18V range. The BUCK converter requires the input voltage to be higher than the output voltage for proper operation. The maximum duty cycle is 75%, so the minimum input voltage is V<sub>OUT</sub>/0.75. The chip does not allow the output voltage to be higher than the input voltage. Under such conditions, the output capacitors discharges through the body diode of the high-side power MOSFET. The resulting current can cause unpredictable behavior, and in extreme cases, possible device damage. If the application allows for this possibility, then use a Schottky diode from VIN to VOUT to provide a path around the regulator for this current.

#### Input Startup and Shutdown Voltage Setting

As shown in Figure-15. VIN UVLO Threshold Setting and Figure-16. Input Startup Voltage and Shutdown Voltage Schematic, set the input startup voltage, VIN(START), and the input shutdown voltage, VIN(STOP), respectively, by configuring the EN divider resistor.

In this example, if the input voltage is 12V and the output voltage is 5V, you can select an EN resistor to set the input start voltage  $V_{IN(START)}$  to 8V and input shutdown voltage  $V_{IN(STOP)}$  to 7V.

According to "Electrical Characteristics",  $V_{EN(R)} = 1.21V$ ,  $V_{EN(F)} = 1.13V$ ,  $I_{EN(P)} = 1.15\mu A$ ,  $I_{EN(H)} = 2.84\mu A$  were substituted into Equation-1 and Equation-2

to get  $R_{EN(TOP)} = 162k\Omega$ ,  $R_{EN(BOT)} = 28k\Omega$ .



In addition, for applications where the EN pin is directly controlled by digital signals such as GPIO port, it can be directly connected to the EN pin by GPIO port. If need to disable IC when the GPIO port is in a high resistance state, it is recommended to add a pull-down resistor of less than 500 k $\Omega$  to the EN pin.

#### **Output Inductor Selection**

The selection of inductor is related to the size, cost, efficiency, and transient response performance. Three key parameters of inductor are mainly considered: inductance (L), saturation current ( $I_{SAT}$ ) and inductor DC resistance (DCR).

To compromise the volume and power consumption of the inductor, it is recommended to select an inductor whose current ripple ( $\Delta I_L$ ) is 20%-50% of the rated current ( $I_{rated}$ ) of PJ11036, as shown in the following formula:

$$L = \frac{V_{\text{out}} \times \left(V_{\text{in}} - V_{\text{out}}\right)}{V_{\text{in}} \times f_{\text{sw}} \times \Delta I_{\text{L}}} = \frac{V_{\text{out}} \times \left(V_{\text{in}} - V_{\text{out}}\right)}{V_{\text{in}} \times f_{\text{sw}} \times I_{\text{rated}} \times K_{\text{L}}}$$

Equation-5

where

VIN is input voltage,

Vout is output voltage,

fsw is switching frequency,

Irated is the rated current of 3A

 $K_{\text{L}}$  is the current ripple factor : 20%-50%

PJ11036 adopts COT control architecture and has been optimized for common output voltage rails. It is recommended to directly select inductor according to Table-1. Once the inductor has been selected, the actual inductor current ripple  $\Delta I_{L}$  and peak current ( $I_{L(peak)}$ ) can be calculated by the following equations:

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times L}$$
 Equation-6

## PJ11036/F 18V, 3A, 600KHz High Efficiency Synchronous, Buck Converter In a SOT23-6 Package

 $I_{\text{L(peak)}} = I_{\text{OUT(MAX)}} + \frac{\Delta I_{\text{L}}}{2}$ 

**Equation-7** 

where

 $I_{\text{OUT}(\text{MAX})}$  is the maximum output current

The inductor whose saturation current  $I_{SAT}$  is at least greater than the peak current  $I_{L(peak)}$  should be selected with a some margin (for example, 10%) to ensure that the inductor will not be saturated during normal steady-state operation of the chip.

Since the inductor current may temporarily rise to greater than the peak current  $I_{L(PEAK)}$  of steady-state operation under the conditions of power-up, output overcurrent or load transient of the chip, the more conservative choice is to select the inductor whose saturation current  $I_{SAT}$  is greater than the chip current limit  $I_{L(MAX\_PEAK)}$ , so as to ensure that the inductor will not be saturated under all conditions, as shown in the following formula:

 $\mathbf{I}_{\text{L(max_peak)}} = \mathbf{I}_{\text{LS(OC)}} + \Delta \mathbf{I}_{\text{L}}$ 

Equation-8

where

 $I_{LS(OC)}$  is the valley current value of the chip

 $I_{L(\text{MAX\_PEAK})}$  is the max peak inductor current at overcurrent conditions

Considering that the output voltage of this example is 5V, the nominal inductor of  $4.7\mu$ H can be directly selected according to Table-1. Then the actual inductor ripple and peak current are:

$$\Delta I_{L} = \frac{5 \times (12 - 5)}{12 \times 580k \times 4.7\mu} = 1.07A$$

$$I_{\text{L(peak)}} = 3 + \frac{1.07}{2} = 3.535 \text{A}$$

When selecting an inductor of  $4.7\mu$ H, ensure that the saturation current and rated current are at least 3.535A. In addition, the peak inductor current considering overcurrent condition can be calculated as:



 $I_{L(max peak)} = 3.3 + 1.07 = 4.37A$ 

So the most conservative option is to ensure that the saturation current of the selected inductor is greater than 4.37A.

#### **Output Capacitor Selection**

The selection of output capacitor is related to the output voltage ripple and load transient performance. PJ11036 adopts COT control architecture supporting the usage of ceramic capacitors to achieve ultra-fast transient performance while maintaining IC's stable operation. To achieve the most appropriate transient response performance, it is recommended to refer to Table-1 for the selection of output capacitor and inductor.

Output voltage ripple  $V_{RIPPLE}$  consists of two main parts. One is the resistive ripple  $V_{RIPPLE(ESR)}$ generated by the inductive current at the equivalent series resistance ESR of the output capacitor. The other part is capacitive ripple  $V_{RIPPLE(C)}$  generated by charging and discharging the output capacitor with the inductance ripple current. The calculation formula is as follows:

$$V_{\text{RIPPLE}} = \sqrt{V_{\text{RIPPLE(ESR)}}^2 + V_{\text{RIPPLE(C)}}^2}$$
 Equation-9

 $V_{\text{RIPPLE}(\text{ESR})} = \Delta I_{\text{L}} \times \text{ESR}$  Equation-10

$$V_{\text{RIPPLE}(C)} = \frac{\Delta I_{\text{L}}}{8 \times C_{\text{out}} \times f_{\text{sw}}}$$
 Equation-11

The actual ripple can simply be estimated as:

Considering this design example, according to Table-1, two ceramic capacitors of  $22\mu$ F/16V are selected as output capacitors. In the case of DC bias with output voltage V<sub>OUT</sub> = 5V, the actual total effective capacitance is  $14\mu$ F ( $7\mu$ Fx2), and the actual equivalent ESR is  $0.86m\Omega$  ( $1.6m\Omega/2$ ). The output ripple V<sub>RIPPLE</sub> can be calculated as follows:

## **PJ11036/F** 18V, 3A, 600KHz High Efficiency Synchronous, Buck Converter In a SOT23-6 Package

$$V_{\text{RIPPLE}(\text{ESR})} = 1.07 \times \frac{1.6m}{2} = 0.856 \text{mV}$$

 $V_{\text{RIPPLE}(c)} \; = \; \frac{1.07}{8 \, \times \, 14 \mu \, \times \, 580 k} \; = \; 16.5 mV$ 

 $V_{\text{RIPPLE}} = \sqrt{16.5^2 + 0.856^2} = 16.52 \text{mV}$ 

#### Input Capacitor Selection

Since the input current of the buck converter is a pulsed discontinuous current, it is recommended to use a ceramic capacitor at the input to provide a pulsed input current thus keeping the DC input voltage stable. The ripple on the input capacitance of a ceramic capacitor can be calculated by the following equation:

$$V_{IN(Ripple)} \approx D \times I_{OUT} \times \frac{1 - D}{C_{IN} \times f_{sw}} + I_{OUT} \times ESR$$

**Equation-13** 

Where  $D = \frac{V_{\text{out}}}{V_{\text{IN}}}$ 

In addition, since the input capacitance is a pulsed discontinuous current, the selected input capacitor must be able to withstand a large AC RMS current:

$$I_{IN(RMS)} \approx I_{OUT(MAX)} \times \sqrt{D(1-D)}$$
 Equation-14

In order to optimize the EMI performance of the chip and to ensure reliable and stable, it is recommended to add a 0.1µF ceramic capacitor (0603/0402 package) in addition to the ceramic capacitor as input capacitance C<sub>IN</sub>, and place it as close as possible to the VIN and GND pins of the chip. It should be noted that although ceramic capacitors have excellent high frequency performance and stable lifetime, in some hot-swap scenarios, the actual V<sub>IN</sub> voltage may oscillate due to the low ESR of the ceramic capacitors, and in the worst case, it may oscillate up to 2 times the VIN voltage, which can cause over-voltage breakdown of the chip. In this case, it is recommended to add an additional electrolytic capacitor with a larger ESR or a TVS diode in parallel with the input voltage to limit the input overvoltage.



|                         | Table-1 Recommended Component Selection Table |                      |                       |                       |                       |                                           |  |  |  |
|-------------------------|-----------------------------------------------|----------------------|-----------------------|-----------------------|-----------------------|-------------------------------------------|--|--|--|
| <b>V</b> оит <b>(V)</b> | R <sub>FB(T)</sub> (kΩ)                       | $R_{FB(B)}(k\Omega)$ | L <sub>min</sub> (µH) | L <sub>typ</sub> (µH) | L <sub>max</sub> (µH) | C <sub>OUT(EFF)</sub> (μF) <sup>(1)</sup> |  |  |  |
| 5.0                     | 73.2                                          | 10                   | 3.3                   | 4.7                   | 5.6                   | 10 to 68                                  |  |  |  |
| 3.3                     | 45.3                                          | 10                   | 2.2                   | 3.3                   | 4.7                   | 10 to 68                                  |  |  |  |
| 2.5                     | 31.6                                          | 10                   | 2.2                   | 2.2                   | 4.7                   | 20 to 68                                  |  |  |  |
| 1.8                     | 20.0                                          | 10                   | 1.5                   | 2.2                   | 4.7                   | 20 to 68                                  |  |  |  |
| 1.5                     | 15.0                                          | 10                   | 1.5                   | 1.5                   | 4.7                   | 20 to 68                                  |  |  |  |
| 1.2                     | 10.0                                          | 10                   | 1.2                   | 1.5                   | 4.7                   | 20 to 68                                  |  |  |  |
| 1.05                    | 7.5                                           | 10                   | 1.0                   | 1.5                   | 4.7                   | 20 to 68                                  |  |  |  |
| 1                       | 6.65                                          | 10                   | 1.0                   | 1.2                   | 4.7                   | 20 to 68                                  |  |  |  |

(1) C<sub>OUT(EFF)</sub> is the total effective capacitance. Considering effective capacitance de-rating, which is related to biased voltage level and size, the effective capacitance of C<sub>OUT</sub> at target output level should meet the value in above table to make converter operated in stable and normal.

#### **Feedforward Capacitor Selection**

PJ11036 utilizes the COT control architecture to achieve ultra-fast load transient response performance. In some applications where the load transient response is more demanding, the transient response can be further improved by adding a RFF, and a CFF, to the output feedback divider resistor. Considering the influence of noise coupling, it is recommended to use  $R_{FF} = 2 k\Omega \sim 10 k\Omega$ , and do not use CFF higher than 100 pF. Note that the actual RFF and CFF are optional devices, and it is recommended to optimize the selection based on the results of the measured load transient response and the output tuning rate.



Figure-20. Feedforward Resistor and Capacitor

#### Bootstrap Capacitor Selection

A  $0.1\mu$ F ceramic capacitor must be connected between the BST to SW pin for proper operation. At least 10V X5R or X7R  $0.1\mu$ F ceramic capacitor of 0603 package is recommended.

#### PCB Design Guidelines

PCB design is a critical portion of good power supply design. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

- 1. Position the input ceramic capacitors as close to the VIN and GND pins as possible.
- Keep the alignment of the power circuit (CIN→L →COUT→GND) as short and wide as possible to minimizes circuit voltage drop and enhances conversion efficiency.
- 3. The voltage waveform of the SW node forms a high-frequency square wave. Appropriately reducing the copper spreading of the SW node can enhance EMI performance. Conversely, increasing the spreading can optimize heat dissipation. The user should make the appropriate decision considering these factors



6. Route and spread the copper of VIN and GND as

wide as possible to help heat dissipation. In

based on the actual situation.

- 4. Leave a considerable distance between the FB pin and noise sources like the SW node and BST node.
- 5. Place the sampling point of the output voltage Vout close to the end of the output capacitor, and position the voltage divider sampling resistor

#### PCB design example is shown below:

multilayer PCB design, it is recommended to have a complete GND layer for the GND pin and to add enough vias between the GND layer and the chip layer.

near the FB pin.





as short and wide as possible to reduce loop voltage drop.



## **Typical Reference Design**



Figure-22.  $V_{IN}$ = 12V,  $V_{OUT}$ = 5V,  $I_{OUT}$ = 3A



Figure-23. VIN= 12V, VOUT= 3.3V, IOUT= 3A



Figure-24. VIN= 12V, VOUT= 1.0V, IOUT= 3A



## **Typical Operating Characteristics**

Test Conditions:  $V_{IN} = 12V$ ,  $V_{OUT} = 5V$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)



Figure-29. PJ11036 Line Regulation V<sub>OUT</sub> = 5V



Test Conditions:  $V_{IN} = 12V$ ,  $V_{OUT} = 5V$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)



Figure-31. Input Voltage Ripple, Iout = 3A



Figure-33. Output Voltage Ripple, Iout = 250mA



Figure-35. Output Voltage Ripple, Iout = 3A



Figure-32. Output Voltage Ripple, Iout = 10mA



Figure-34. Output Voltage Ripple, Iout = 1.5A



Figure-36. Load Transient, Iout = 0A-3A, 250mA/µs



Test Conditions:  $V_{IN} = 12V$ ,  $V_{OUT} = 5V$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)







Figure-39. V<sub>IN</sub> Start-Up, V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 5V, Ιουτ = 3A



Figure-41. EN Start-Up, V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 5V, I<sub>OUT</sub> = 3A



Figure-38. Load Transient Response, Iout = 1.5A-3A, 250mA/µs



$$\label{eq:Figure-40} \begin{split} & \mbox{Figure-40. V}_{\mbox{IN}} \mbox{Shut-Down}, \\ & \mbox{V}_{\mbox{IN}} = 12 \mbox{V}, \mbox{V}_{\mbox{OUT}} = 5 \mbox{V}, \mbox{Iout} = 3 \mbox{A} \end{split}$$



Figure-42. EN Shut-Down,  $V_{IN} = 12V, V_{OUT} = 5V, I_{OUT} = 3A$ 



## **PACKAGE DIMENSION**



| Symbol | Dimensions | (Millimeters) | Dimension | s (Inches) |
|--------|------------|---------------|-----------|------------|
| Symbol | Min.       | Max.          | Min.      | Max.       |
| A      | -          | 1.350         | -         | 0.053      |
| A1     | 0.000      | 0.150         | 0.000     | 0.006      |
| A2     | 1.000      | 1.200         | 0.039     | 0.047      |
| b      | 0.300      | 0.500         | 0.012     | 0.020      |
| с      | 0.100      | 0.220         | 0.004     | 0.009      |
| D      | 2.820      | 3.020         | 0.111     | 0.119      |
| E      | 1.500      | 1.700         | 0.059     | 0.067      |
| E1     | 2.600      | 3.000         | 0.102     | 0.118      |
| е      | 0.950      | (BSC)         | 0.037     | (BSC)      |
| e1     | 1.800      | 2.000         | 0.071     | 0.079      |
| L      | 0.300      | 0.600         | 0.012     | 0.024      |
| θ      | 0°         | 8°            | 0°        | 8°         |



## Disclaimer

- Reproducing and modifying information of the document is prohibited without permission from Panjit International Inc..
- Panjit International Inc. reserves the rights to make changes of the content herein the document anytime without notification. Please refer to our website for the latest document.
- Panjit International Inc. disclaims any and all liability arising out of the application or use of any product including damages incidentally and consequentially occurred.
- Panjit International Inc. does not assume any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.
- Applications shown on the herein document are examples of standard use and operation. Customers are responsible in comprehending the suitable use in particular applications. Panjit International Inc. makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.
- The products shown herein are not designed and authorized for equipments requiring high level of reliability or relating to human life and for any applications concerning life-saving or life-sustaining, such as medical instruments, transportation equipment, aerospace machinery et cetera. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Panjit International Inc. for any damages resulting from such improper use or sale.
- Since Panjit uses lot number as the tracking base, please provide the lot number for tracking when complaining